projects:ep32:start
Unterschiede
Hier werden die Unterschiede zwischen zwei Versionen angezeigt.
Nächste Überarbeitung | Vorhergehende Überarbeitung | ||
projects:ep32:start [2017-04-16 10:29] – angelegt mka | projects:ep32:start [2017-09-19 22:20] (aktuell) – [Regarding Forth] mka | ||
---|---|---|---|
Zeile 1: | Zeile 1: | ||
- | ====== EP32 Processor for FPGA ====== | + | ====== EP32 – 32 Bit RISC Processor for FPGA ====== |
- | The 32 Bit EP32 Processor for FPGA may be combined with eForth. | + | The 32 Bit EP32 Processor for FPGA may be combined with eForth. |
+ | You may order the **full VHDL plus eForth and documentation for print** from Ting directly; the cost is $25. | ||
+ | \\ | ||
+ | \\ | ||
+ | You can read quite a bit of description | ||
+ | [[https:// | ||
+ | \\ | ||
+ | {{: | ||
+ | \\ | ||
+ | Chen-Hanson Ting,\\ | ||
+ | San Mateo, California\\ | ||
+ | February, 2017\\ | ||
- | Its first Implementation | + | ===== ASIC Implementation |
- | You my order the VHDL and documentation for print from Ting directly, cost is $25. | + | An [[http:// |
+ | – we are waiting for an official confirmation statement | ||
- | Chen-Hanson Ting, | + | And google might reveal some more activities about Chen-Hanson Ting’s VHDL code. |
- | San Mateo, California | + | |
- | February, 2017 | + | |
- | https:// | + | ===== Code Image Example ===== |
- | One of our additional targets is the Trenz Computer Xilinx 40 Pin Zynq Board as it is the size of a 40 Pin DIP and low cost. | + | The Code Image Example ready to Program |
- | {{ : | + | will be added as soon as available. This will set up the FPGA and as well program in the eForth software. |
+ | After Flashing it in, just open your favourite Terminal Program and you can start programming in eForth via the same USB cable – no extra hardware. | ||
+ | ===== A short PowerPoint Presentation of the EP32 Target Boards ===== | ||
- | https:// | + | Ting’s VHDL can be easily adapted to run on many FPGAs. As well it is a good project to compare different FPGA families and suppliers for performance and power consumption. Here is his {{: |
- | + | At the time tested on:\\ | |
- | Link at Xilinx to this little board | + | **Xilinx Virtex II - Actel ProASIC - Altera Stratix II** |
- | https:// | + | |
+ | |||
+ | ===== The first Code will be for the low-cost Lattice Brevia Board ===== | ||
+ | |||
+ | Its first Implementation is on the | ||
+ | [[http:// | ||
+ | {{: | ||
+ | \\ | ||
+ | |||
+ | ==== Xilinx 40 Pin Zynq Board ==== | ||
+ | |||
+ | One of our additional targets is the Trenz Computer Xilinx 40 Pin Zynq Board as it is the size of a 40 Pin DIP and low cost.\\ | ||
+ | {{: | ||
+ | |||
+ | [[https:// | ||
+ | |||
+ | [[ https:// | ||
===== Regarding Forth ===== | ===== Regarding Forth ===== | ||
- | [[https:// | + | [[https:// |
- | [[https:// | + | [[https:// |
projects/ep32/start.1492331353.txt.gz · Zuletzt geändert: 2017-04-16 10:29 von mka